Highly reliable quadruple-node upset-tolerant d-latch

HIGHLIGHTS

  • who: Upset-Tolerant D-Latch et al. from the of Electronics and Computer Technology, University of Granada, Granada, Spain have published the article: Highly Reliable Quadruple-Node Upset-Tolerant D-Latch, in the Journal: (JOURNAL)
  • what: Scaling CMOS technology increases the demand for D-latch reliability to tackle harsh radiative environments.

SUMMARY

    The maximum standard deviations of gate delay of the proposed D-latch, TPDICE-based D-latch, LSEDUT D-latch, DICE, and QNUTL-CG D-latch are 0.0147, 0.016, 0.017, 0.483, and 0.0156, respectively. The . . .

     

    Logo ScioWire Beta black

    If you want to have access to all the content you need to log in!

    Thanks :)

    If you don't have an account, you can create one here.

     

Scroll to Top

Add A Knowledge Base Question !

+ = Verify Human or Spambot ?